Design-For-Test and Test Optimization Techniques for Tsv-Based 3D Stacked ICS (Hardcover)

Design-For-Test and Test Optimization Techniques for Tsv-Based 3D Stacked ICS By Brandon Noia, Krishnendu Chakrabarty Cover Image

Design-For-Test and Test Optimization Techniques for Tsv-Based 3D Stacked ICS (Hardcover)

$109.99


Not On Our Shelves—Ships in 1-5 Days
This book describes innovative techniques to address the testing needs of 3D stacked integrated circuits (ICs) that utilize through-silicon-vias (TSVs) as vertical interconnects. The authors identify the key challenges facing 3D IC testing and present results that have emerged from cutting-edge research in this domain. Coverage includes topics ranging from die-level wrappers, self-test circuits, and TSV probing to test-architecture design, test scheduling, and optimization. Readers will benefit from an in-depth look at test-technology solutions that are needed to make 3D ICs a reality and commercially viable.
Krishnendu Chakrabarty is a Professor of Electrical and Computer Engineering at Duke University. He received his PhD from University of Michigan. He is a Fellow of IEEE and a Distinguished Engineer of ACM.
Product Details ISBN: 9783319023779
ISBN-10: 3319023772
Publisher: Springer
Publication Date: December 2nd, 2013
Pages: 245
Language: English